Part Number Hot Search : 
ZXM63N0 SA78CA CP210 2SB64 RTL8201 LQW15 11EWA 90858
Product Description
Full Text Search
 

To Download HYS72T256420HFN-3S-B Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  november 2006 hys72t64400hfn?[3s/3.7]?b hys72t128420hfn?[3s/3.7]?b hys72t256420hfn?[3s/3.7]?b 240-pin fully-buffered ddr2 sdram modules ddr2 sdram rohs compliant products internet data sheet rev. 1.1 cover page
we listen to your comments any information within this document that yo u feel is wrong, unclear or missing at all? your feedback will help us to continuous ly improve the quality of this document. please send your proposal (including a reference to this document) to: techdoc@qimonda.com internet data sheet hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b qag_techdoc_rev400 / 3.2 qag / 2006-07-21 2 09142006-87tl-4slw revision history: 20 06-11-14, rev. 1.1 all adapted internet edition page 25 updated ?spd codes? on page 25 previous revision: 2006-11-14, rev. 1.0 all conversion to qag template revision history we listen to your comments
internet data sheet rev. 1.1, 2006-11 3 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 1overview this chapter describes the main char acteristics of the 240-pin fully-buffered ddr2 sdram modules product family. 1.1 features ? 240-pin fully-buffer ed ecc dual-in-line ddr2 sdram module for pc, workstation and server main memory applications. ? module organisation one rank 64m 72, one rank 128m 72, two ranks 128m 72, two ranks 256m 72 ? jedec standard double data rate 2 synchronous drams (ddr2 sdrams) with 1.8 v ( 0.1 v) power supply. ? built with 512mb ddr2 sdrams in 60-ball fbga chipsize packages. ? re-drive and re-sync of all address, command, clock and data signals using amb (advanced memory buffer). ? high-speed differential point-to-point link interface at 1.5 v (jedec standard pending). ? host interface and amb component industry standard compliant. ? supports smbus protocol interface for access to the amb configuration registers. ? detects errors on the channel and reports them to the host memory controller. ? automatic ddr2 dram bus calibration. ? automatic channel calibration. ? full host control of the ddr2 drams. ? over-temperature detection and alert. ? hot add-on and hot remove capability. ? mbist and ibist test functions. ? transparent mode for dram test support. ? low profile: 133.35mm 30.35 mm ? 240 pin gold plated card connector with 1.00mm contact centers (jedec standard pending). ? based on jedec standard reference card designs (jedec standard pending). ? spd (serial presence detect) with 256 byte serial e 2 prom.performance: ? rohs compliant products 1) table 1 performance for dd r2?667 and ddr2?533 1) rohs compliant product: restriction of the use of certain hazar dous substances (rohs) in el ectrical and electronic equipment as defined in the directive 2002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include m ercury, lead, cadmium, hexavalent chromium, polybro minated biphenyls and polybrominated biphenyl ethers. product type speed code ?3s ?3.7 unit speed grade pc2?5300 5?5?5 pc2?4200 4?4?4 ? max. clock frequency @cl5 f ck5 333 266 mhz @cl4 f ck4 266 266 mhz @cl3 f ck3 200 200 mhz min. ras-cas-delay t rcd 15 15 ns min. row precharge time t rp 15 15 ns min. row active time t ras 45 45 ns min. row cycle time t rc 60 60 ns
internet data sheet rev. 1.1, 2006-11 4 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 1.2 description this document describes the electrical and mechanical features of qimonda?s 240-pin, pc2-4200f, pc2-5300f ecc type, fully buffered double-data-rate two synchronous dram dual in-line memory modules (ddr2 sdram fb- dimms). fully buffered dimms use commodity drams isolated from the memory channel behind a buffer on the dimm. they are intended for use as main memory when installed in systems such as servers and workstations. pc2- 4200, pc2-5300 refers to the dimm naming convention indicating the ddr2 sdrams running at 266, 333 mhz clock speed and offering 4200, 5300 mb/s peak bandwidth. fb- dimm features a novel architecture including the advanced memory buffer. this single chip component, located in the center of each dimm, acts as a repeater and buffer for all signals and commands which are exchanged between the host controller and the ddr2 sdrams including data in- and output. the amb communicates with the host controller and / or the adjacent dimm s on a system board using an industry standard high-speed differential point-to-point link interface at 1.5 v. the advanced memory buffer also allows buffering of memory traffic to support large memory capacities. all memory control for the dram re sides in the host, including memory request initiation, timing , refresh, scrubbing, sparing, configuration access, and power management. the advanced memory buffer interface is responsible for handling channel and memory requests to and from the local dimm and for forwarding requests to other dimms on the memory channel. fully buffered dimm provides a high memory bandwidth, large capacity channel solution that has a narrow host interface. the maximum memory capacity is 288 ddr2 sdram devices per channel or 8 dimms. table 2 ordering information (pb-free components and assembly) product type 1) 1) all product types end with a place code, designating the silicon die revision. exam ple: hys 72t64000hfa-3.7-a, indicating rev. a dice are used for ddr2 sdram components. to learn more on qimonda ddr2 module and component nomenclature see section 8 of this datasheet. compliance code 2) 2) the compliance code is printed on the module label and descr ibes the speed grade, e.g. ?pc2-4200f-444-11-a?, where 4200f mean s fully buffered dimm with 4.26 gb/sec. module b andwidth and ?444-11? means cas latency = 4, t rcd latency = 4 and t rp latency = 4 using jedec spd revision 1.1 and assembled on raw card ?a?. description sdram technology pc2-4200f (ddr2-533): hys72t64400hfn?3.7?b 512mb 1r 8 pc2?4200f?444?11?a 1 rank, fb-dimm 512 mbit ( 8) hys72t128420hfn?3.7?b 1gb 2r 8 pc2?4200f?444?11?b 2 ranks, fb-dimm 512 mbit ( 8) hys72t256420hfn?3.7?b 2gb 2r 4 pc2?4200f?444?11?h 2 ranks, fb-dimm 512 mbit ( 4) pc2-5300f (ddr2-667): hys72t64400hfn?3s?b 512mb 1r 8 pc2?4200f?444?11?a 1 rank, fb-dimm 512 mbit ( 8) hys72t128420hfn?3s?b 1gb 2r 8 pc2?4200f?444?11?b 2 ranks, fb-dimm 512 mbit ( 8) hys72t256420hfn?3s?b 2gb 2r 4 pc2?4200f?444?11?h 2 ranks, fb-dimm 512 mbit ( 4)
internet data sheet rev. 1.1, 2006-11 5 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b table 3 address format table 4 components on modules dimm density module organization memory ranks ecc/ non-ecc # of sdrams # of row/bank/columns bits raw card 512 mb 64m 72 1 ecc 9 13/2/10 a 1gb 128m 72 2 ecc 18 13/2/10 b 2gb 256m 72 2 ecc 36 13/2/11 h product type dram components 1) 1) green product dram density dram organisation note 2) 2) for a detailed description of all functionalities of the dram components on these modules see the component datasheet. hys72t64000hf hyb18t512800bf 512 mbit 64m 8 hys72t128020hf hyb18t512800bf 512 mbit 64m 8 hys72t256020hf hyb18t512400bf 512 mbit 128m 4
internet data sheet rev. 1.1, 2006-11 6 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 2 pin configuration the pin configuration of the ddr2 s dram dimm is listed by function in table 5 (240 pins). the abbreviations used in columns pin and buffer type are explained in table 6 and table 7 respectively. the pin numbering is depicted in figure 1 . table 5 pin configuration of fb-dimm pin# name pin type buffer type function clock signals 228 sck i hsdl_15 system clock input, positive line 229 sck i hsdl_15 system clock input, negative line control signals 17 reset ilv-cmos amb reset signal northbound 22 pn0 o hsdl_15 primary northbound data, positive lines 25 pn1 o hsdl_15 28 pn2 o hsdl_15 31 pn3 o hsdl_15 34 pn4 o hsdl_15 37 pn5 o hsdl_15 51 pn6 o hsdl_15 54 pn7 o hsdl_15 57 pn8 o hsdl_15 60 pn9 o hsdl_15 63 pn10 o hsdl_15 66 pn11 o hsdl_15 48 pn12 o hsdl_15 40 pn13 o hsdl_15 23 pn0 o hsdl_15 26 pn1 o hsdl_15 29 pn2 o hsdl_15 32 pn3 o hsdl_15 35 pn4 o hsdl_15 38 pn5 o hsdl_15 52 pn6 o hsdl_15 55 pn7 o hsdl_15 58 pn8 o hsdl_15 61 pn9 o hsdl_15 64 pn10 o hsdl_15
internet data sheet rev. 1.1, 2006-11 7 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 67 pn11 o hsdl_15 49 pn12 o hsdl_15 41 pn13 o hsdl_15 142 sn0 i hsdl_15 secondary northbound data, positive lines 145 sn1 i hsdl_15 148 sn2 i hsdl_15 151 sn3 i hsdl_15 154 sn4 i hsdl_15 157 sn5 i hsdl_15 171 sn6 i hsdl_15 174 sn7 i hsdl_15 177 sn8 i hsdl_15 180 sn9 i hsdl_15 183 sn10 i hsdl_15 186 sn11 i hsdl_15 168 sn12 i hsdl_15 160 sn13 i hsdl_15 143 sn0 i hsdl_15 146 sn1 i hsdl_15 149 sn2 i hsdl_15 152 sn3 i hsdl_15 155 sn4 i hsdl_15 158 sn5 i hsdl_15 172 sn6 i hsdl_15 175 sn7 i hsdl_15 178 sn8 i hsdl_15 181 sn9 i hsdl_15 184 sn10 i hsdl_15 187 sn11 i hsdl_15 169 sn12 i hsdl_15 161 sn13 i hsdl_15 southbound 70 ps0 i hsdl_15 primary southbound data, positive lines 73 ps1 i hsdl_15 76 ps2 i hsdl_15 79 ps3 i hsdl_15 82 ps4 i hsdl_15 93 ps5 i hsdl_15 96 ps6 i hsdl_15 99 ps7 i hsdl_15 pin# name pin type buffer type function
internet data sheet rev. 1.1, 2006-11 8 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 102 ps8 i hsdl_15 90 ps9 i hsdl_15 71 ps0 i hsdl_15 primary southbound data, negative lines 74 ps1 i hsdl_15 77 ps2 i hsdl_15 80 ps3 i hsdl_15 83 ps4 i hsdl_15 94 ps5 i hsdl_15 97 ps6 i hsdl_15 100 ps7 i hsdl_15 103 ps8 i hsdl_15 91 ps9 i hsdl_15 190 ss0 o hsdl_15 secondary southbound data, positive lines 193 ss1 o hsdl_15 196 ss2 o hsdl_15 199 ss3 o hsdl_15 202 ss4 o hsdl_15 213 ss5 o hsdl_15 216 ss6 o hsdl_15 219 ss7 o hsdl_15 222 ss8 o hsdl_15 210 ss9 o hsdl_15 191 ss0 o hsdl_15 secondary southbound data, negative lines 194 ss1 o hsdl_15 197 ss2 o hsdl_15 200 ss3 o hsdl_15 203 ss4 o hsdl_15 214 ss5 o hsdl_15 217 ss6 o hsdl_15 220 ss7 o hsdl_15 223 ss8 o hsdl_15 211 ss9 o hsdl_15 eeprom 120 scl i cmos serial bus clock 119 sda i/o od serial bus data 239 sa0 i cmos serial address select bus 2:0 240 sa1 i cmos 118 sa2 i cmos pin# name pin type buffer type function
internet data sheet rev. 1.1, 2006-11 9 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b power supplies 238 v ddspd pwr ? eeprom power supply 9,10,12,13,129,130,132,133 v cc pwr ? amb core power / channel interface power 15,117,135,237 v tt pwr ? address/command/clock termination power 1,2,3,5,6,7,108,109,111,112,113,115 ,116,121,122,123,125,126, 127,231,232,233,235,236 v dd pwr ? power supply 4,8,11,14,18,21 ,24,27,30,33,36, 39,42,43,46,47, 50,53,56,59,62, 65,68,69,72,75, 78,81,84,85,88, 89,92,95,98,101,104,107,110, 114,124,128,13 1,134,138,141, 144,147,150,15 3,156,159,162, 163,166,167,17 0,173,176,179, 182,185,188,18 9,192,195,198, 201,204,205,20 8,209,212,215, 218,221,224,227,230,234 v ss gnd ? ground plane other pins 19,20,44,45,86, 87,105,106,139, 140,164,165,20 6,207,225,226 rfu nc ? not connected 136 vid0 ? ? voltage id 16 vid1 ? ? 137 test ai ? vref pin# name pin type buffer type function
internet data sheet rev. 1.1, 2006-11 10 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b table 6 abbreviations for buffer type table 7 abbreviations for pin type abbreviation description hsdl_15 high-speed differential point-to-point link interface at 1.5 v lv-cmos low voltage cmos cmos cmos levels od open drain. the corresponding pin has 2 ope rational states, active low and tristate, and allows multiple devices to share as a wire-or. abbreviation description i standard input-only pin. digital levels. o output. digital levels. i/o i/o is a bidirectional input/output signal. ai input. analog levels. pwr power gnd ground nu not usable nc not connected
internet data sheet rev. 1.1, 2006-11 11 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b figure 1 pin configuration for fb-dimm (240 pin)   3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq            3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq           9 '' 9 '' 9 '' 9 '' 9 && 9 66 9 && 9 77 5(6(7 1& 9 '' 9 66 9 '' 9 66 9 && 9 && 9 66 9,' 9 66 1& 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 31 9 66 31 31 9 66 31 31 9 66 31 31 9 66 1& 9 66 31 9 66 31 31 9 66 31 31 9 66 31 31 9 66 36 9 66 36 36 9 66 36 36 9 66 1& 9 66 36 9 66 36 36 9 66 36 36 9 66 1& 9 '' 9 66 9 '' 9 66 9 '' 6$ 6&/                                                 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 9 66 31 31 9 66 31 31 9 66 31 31 9 66 31 9 66 1& 9 66 31 31 9 66 31 31 9 66 31 31 9 66 31 9 66 36 36 9 66 36 36 9 66 36 9 66 1& 9 66 36 36 9 66 36 36 9 66 36 1& 9 66 9 '' 9 '' 9 '' 9 '' 9 77 6'$                                                 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq            3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq           9 '' 9 '' 9 '' 9 '' 9 && 9 66 9 && 9 77 7(67 1& 9 '' 9 66 9 '' 9 66 9 && 9 && 9 66 9,' 9 66 1& 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 61 9 66 61 61 9 66 61 61 9 66 61 61 9 66 1& 9 66 61 9 66 61 61 9 66 61 61 9 66 61 61 9 66 66 9 66 66 66 9 66 66 66 9 66 1& 9 66 66 9 66 66 66 9 66 66 66 9 66 1& 6&. 9 66 9 '' 9 66 9 '' 9''63' 6$                                                 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 3lq 9 66 61 61 9 66 61 61 9 66 61 61 9 66 61 9 66 1& 9 66 61 61 9 66 61 61 9 66 61 61 9 66 61 9 66 66 66 9 66 66 66 9 66 66 9 66 1& 9 66 66 66 9 66 66 66 9 66 66 1& 9 66 6&. 9 '' 9 '' 9 '' 9 77 6$                                                   ) 5 2 1 7 6 , ' ( % $ & . 6 , ' ( 0337
internet data sheet rev. 1.1, 2006-11 12 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 3 basic functionality the advanced memory buffer (amb) refere nce design complies with the fb-dimm arch itecture and protocol specification. 3.1 advanced memory buffer functionality the advanced memory buffer will perform the following fb- dimm channel functions: ? supports channel initialization procedures as defined in the initialization chapter of the fb-dimm architecture and protocol specification to al ign the clocks and the frame boundaries, verify channel connectivity, and identify amb dimm position. ? supports the forwarding of southbound and northbound frames, servicing requests di rected to a specific amb or dimm, as defined in the protocol chapter, and merging the return data into the northbound frames. ? if the amb resides on the last dimm in the channel, the amb initializes northbound frames. ? detects errors on the channel and reports them to the host memory controller. ? support the fb-dimm configurat ion register set as defined in the register chapters. ? acts as dram memory buffer for all read, write, and configuration accesses addressed to the dimm. ? provides a read buffer fifo and a write buffer fifo. ? supports an smbus protocol interface for access to the amb configuration registers. ? provides logic to support membist and ibist design for test functions. ? provides a register interface for the thermal sensor and status indicator. ? functions as a repeater to extend the maximum length of fb-dimm links. transparent mode for dram test support in this mode, the advanced me mory buffer will provide lower speed tester access to dram pins through the fb-dimm i/o pins. this allows the tester to send an arbitrary test pattern to the drams. transparent mode only supports a maximum dram frequency equivalent to ddr2 400. transparent mode functionality: ? reconfigures fb-dimm inputs fr om differential high speed link receivers to two single ended lower speed receivers (~200 mhz) ? these inputs directly control ddr2 command/address and input data that is replicated to all drams ? uses low speed direct drive fb-dimm outputs to bypass high speed parallel/serial circuitry and provide test results back to tester ddr2 sdram interface ? supports ddr2 at speeds of 533, 667mt/s ? supports 256mb, 512mb and 1gb devices in x4 and x8 configurations ? 72-bit ddr2 sdram memory array 3.2 interfaces figure 2 illustrates the advanced memory buffer and all of its interfaces. they consist of two fb-dimm links, one ddr2 channel and an smbus interface. each fb-dimm link connects the advanced memory buffer to a host memory controller or an adjacent fb-dimm. the ddr2 channel supports direct connection to the ddr2 sdrams on a fully buffered dimm.
internet data sheet rev. 1.1, 2006-11 13 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b figure 2 block diagram advanced me mory buffer interface interface topology the fb-dimm channel uses a daisy-chain topology to provide expansion from a single dimm per channel to up to 8 dimms per channel. the host sends data on the southbound link to the first dimm where it is received and redriven to the second dimm. on the southbound data path each dimm receives the data and again re-drives the data to the next dimm until the last dimm receives the data. the last dimm in the chain initiates the transmission of dat a in the direction of the host (a.k.a. northbound). on the no rthbound data path each dimm receives the data and re-drives the data to the next dimm until the host is reached. figure 3 block diagram of channel southbound and northbound paths - 0 " 4     ! - " - e m o r y ) n t e r f a c e 0 r i m a r y o r ( o s t $ i r e c t i o n 3 e c o n d a r y o r t o o p t i o n a l n e x t & " $ . " & " $ o u t , i n k 3 " & " $ i n , i n k . " & " $ i n , i n k 3 " & " $ o u t , i n k 3 - " - 0 " 4     ! - " ! - " ! - " ! - " ( o s t n  c n  c 3 o u t h b o u n d . o u r t h b o u n d
internet data sheet rev. 1.1, 2006-11 14 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 3.3 high-speed differential point- to-point link (at 1.5 v) interfaces the advanced memory buffer supports one fb-dimm channel consisting of two bidirectional link interfaces using highspeed differential point-to-point electrical signaling. the southbound input link is 10 lanes wide and carries commands and write data from the host me mory controller or the adjacent dimm in the host dire ction. the southbound output link forwards this same data to the next fb-dimm. the northbound input link is 14 lanes wide and carries read return data or status information from the next fb-dimm in the chain back towards the host. the northbound output link forwards this information back towards the host and multiplexes in any read return data or status information that is generated internally. data and commands sent to the drams travel southbound on 10 primary differ ential signal line pairs. data received from the drams and status information travel northbound on 14 primary differential pairs. data and commands sent to the adjacent dimm upstream are repeated and travel further southbound on 10 secondary differential pairs. data and status information received from the adjacent dimm upstream travel further northbound on 14 secondary differential pairs. 3.3.1 ddr2 channel the ddr2 channel on the advanced memory buffer supports direct connection to ddr2 sdrams. the ddr2 channel supports two ranks of eight banks with 16 row/column request, 64 data, and eight check-bit signals. there are two copies of address and command signals to support dimm routing and electrical requirem ents. four transfer bursts are driven on the data and check-bit lines at 800 mhz. propagation delays between read data/check-bit strobe lanes on a given channel can differ. each strobe can be calibrated by hardware state machines using write/read trial and error. hardware aligns the read data and check-bits to a single core clock. the advanced memory buff er provides four copies of the command clock phase references (clk[3:0]) and write data/check-bit strobes (dqss) for each dram nibble. 3.3.2 smbus slave interface the advanced memory buffer supports an smbus interface to allow system access to configuration registers independent of the fb-dimm link. the advanced memory buffer will never be a master on the smbus, only a slave. serial smbus data transfer is supported at 100 khz. smbus access to the advanced memory buffer may be a requirement to boot and to set link strength, frequency and other parameters needed to insure robust configurations. it is also required for diagnostic support when the link is down. the smbus address straps located on the dimm connector are used by the unique id. 3.3.3 channel latency fb-dimm channel latency is measured from the time a read request is driven on the fb-dimm channel pins to the time when the first 16 bytes (2nd chunk) of read completion data is sampled by the memory cont roller. when not using the variable read latency capability, the latency for a specific dimm on a channel is always equal to the latency for any other dimm on that channel. however, the latency for each dimm in a specific configurat ion with some number of dimms installed may not be equal to the latency for each fb-dimm in a configuration with some different number of dimms installed. as more dimms are added to the channel, additional latency is required to read from each dimm on the channel. because the channel is based on the point-to-point interconnection of buffer components between dimms, memory requests are required to travel through n-1 buffers before reaching the nth buffer. the result is that a 4 dimm channel configuration will have greater idle read latency compared to a 1 dimm channel configuration. the variable read latency capability can be used to reduce latency for dimms closer to the host. the idle latencies listed in this section are representative of what might be achieved in typical amb designs. actual implementations with latencies less than the values listed will have higher application performance and vice versa.
internet data sheet rev. 1.1, 2006-11 15 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 3.3.4 peak theoretical channel throughput an fb-dimm channel transfers read completion data on the northbound data connection. 144 bits of data are transferred for every northbound data fram e. this matches the 18-byte data transfer of an ecc ddr dram in a single dram command clock. a dram burst of 8 from a single channel or a dram burst of four from two lock stepped channels provides a total of 72 bytes of data (64 bytes plus 8 bytes ecc). the fb-dimm frame rate matches the dram command clock because of the fi xed 6:1 ratio of the fb-dimm channel clock to the dram command clock. therefore, the northbound data connection will exhibit the same peak theoretical throughput as a single dram channel. for example, when using ddr2 533 drams, the peak theoretical bandwidth of the northbound data connection is 4.267 gb/sec. write data is transferred on the southbound command and data connection, via command+wdata frames. 72 bits of data are transferred for every command+wdata frame. two command+wdata frames match the 18-byte data transfer of an ecc ddr dram in a single dram command clock. a dram burst of 8 transfers from a single channel, or a burst of 4 from two lock-step channels provides a total of 72 bytes of data (64 bytes plus 8 bytes ecc). when the frame rate matches the dram command clock, the southbound command and data connection will exhibit one half the peak theoretical throughput of a single dram channel. for example, when using ddr2 533 drams, the peak theoretical bandwidth of the southbound command and data connection is 2.133 gb/sec. the total peak theoretical throughput for a single fb- dimm channel is defined as the sum of the peak theoretical throughput of the northbound data connection and the southbound command and data conne ction. when the frame rate matches the dram command clock, this is equal to 1.5 times the peak theoretical throughput of a single dram channel. for example, when using ddr2 533 drams, the peak theoretical throughput of a single ddr2-533 channel would be 4.267 gb/sec., wh ile the peak theoretical throughput of the entire fb-dimm pc4200f channel would be 6.4gb/sec. 3.4 hot-add the fb-dimm channel does not provide a mechanism to automatically detect and report the addition of a new dimm south of the currently active last dimm. it is assumed the system will be notified through some means of the addition of one or more new dimms so that specific commands can be sent to the host controller to initialize the newly added dimm(s) and perform a hot-add rese t to bring them into the channel timing domain. it should be noted that the power to the dimm socket must be remo ved before a ?hot-add? dimm is inserted or removed. applying or removing the power to a dimm socket is a system platform function. 3.5 hot-remove in order to accomplish removal of dimms the host must perform a fast reset sequence targeted at the last dimm that will be retained on the channel. the fast reset re-establish the appropriate last dimm so that the southbound tx outputs of the last active dimm and the southbound and northbound outputs of the dimms beyond the last active dimm are disabled. once the appropriat e outputs are disabled the system can coordinate the procedure to remove power in preparation for physical removal of the dimm if needed. it should be noted that the power to the dimm socket must be removed before a ?hot-add? di mm is inserted or removed. applying or removing the power to a dimm socket is a system platform function. 3.6 hot-replace hot replace of dimm is accomplished through combining the hot-remove and hot-add process.
internet data sheet rev. 1.1, 2006-11 16 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 4 electrical characteristics 4.1 operating conditions table 8 absolute maximum ratings attention: stresses greater than those listed under ?abs olute maximum ratings? may cause permanent damage to the device. this is a stress rating only and functi onal operation of the device at these or any other conditions above those indicated in the operational sect ions of this specification is not implied. exposure to absolute maximum rating conditions fo r extended periods may affect reliability. table 9 operating temperature range symbol parameter rating unit note min. max. v dd voltage on v dd pin relative to v ss ?0.5 +2.3 v 1) 1) when v dd and v ddq and v ddl are less than 500 mv; v ref may be equal to or less than 300 mv. v cc voltage on v cc pin relative to v ss ?0,3 1.75 v v ddq voltage on v ddq pin relative to v ss ?0.5 +2.3 v 1)2) v ddl voltage on v ddl pin relative to v ss ?0.5 +2.3 v 1)2) v in , v out voltage on any pin relative to v ss ?0.3 +1.75 v 1) t stg storage temperature ?55 +100 c 1)2) 2) storage temperature is the case surface temperature on the center/top side of the dram. v tt voltage on v tt pin relative to v ss ?0.5 2.3 v symbol parameter values unit note min. max. t case dram component case temperature range 0 +95 c 1)2)3) 1) within the dram component case temperature range all dram specificati on will be supported. 2) self-refresh period is hard-coded in the drams and therefore it is imperative that the system ensures the dram is below 85 c case temperature before initiating self-refresh operation. 3) above 85 c dram case temperature the auto-refresh command interval has to be reduced to trefi = 3.9 s. t case amb component case temperature range 0 +110 c 1)
internet data sheet rev. 1.1, 2006-11 17 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b table 10 supply voltage levels an d dc operating conditions table 11 timing parameters parameter symbol limit values unit note min. nom. max. amb supply voltage v cc 1.455 1.5 1.575 v dram supply voltage v dd 1.7 1.8 1.9 v termination voltage v tt 0.48 v dd 0.50 v dd 0.52 v dd v eeprom supply voltage v ddspd 3.0 3.3 3.6 v dc input logic high(spd) v ih(dc) 2.1 ? v ddspd v 1) 1) applies for smb and spd bus signals dc input logic low(spd) v il(dc) ?? 0.8 v 1) dc input logic high(reset) v ih(dc) 1.0 ? ? v 2) 2) applies for amb cmos signal reset dc input logic low(reset) v il(dc) ?? +0.5v 1) leakage current (reset) i l ?90 ? +90 ? 2) leakage current (link) i l ?5 ? +5 ? 3) 3) for all other amb related dc parameters, please refer to the high speed differential link interface specifications parameter symbol min. typ. max. units notes ei assertion pass-thru timing t ei propagate t? ? 4 clks ei deassertion pass-thru timing t eid ?? bitlockclks 2) ei assertion duration t ei 100 ? ? clks 1)2) 1) defined in fb-dimm architecture and protocol spec 2) clocks defined as core clocks = 2x sck input fbd cmd to ddr clk out that latches cmd ??8.1?ns 3) 3) @ ddr2-667 - measured from beginning of frame at southbound input to ddr clock output that latches the first command of a fra me to the drams fbd cmd to ddr write ??tbd?ns ddr read to fbd (last dimm) ??5.0?ns 4) 4) @ ddr2-667 - measured from latest dqs input to amb to start of matching data frame at northbound fb-dimm outputs resample pass-thru time ? ? 1.075 ? ns resynchpass-thru time ? ? 2.075 ? ns bit lock interval t bitlock ? ? 119 frames 1) frame lock interval t framelock ? ? 154 frames 1)
internet data sheet rev. 1.1, 2006-11 18 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b table 12 environmental parameters parameter symbol rating units note operating temperature t opr see note 1) 1) the designer must meet the case temperatur e specifications for i ndividual module components. operating humidity (relative) h opr 10 to 90 % 2) 2) stresses greater than those listed may cause permanent damage to the device. this is a stress rating only and the device func ional operation at or above the conditi ons indicated is not implied. exposure to abs olute maximum rating conditions for extended peri ods may affect reliability. storage temperature t stg -50 to +100 c 2) storage humidity (without condensation) h stg 5 to 95 % 2) barometric pressure (operating) p bar 3050 m 2) barometric pressure (storage) p bar 14240 m 2)
internet data sheet rev. 1.1, 2006-11 19 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 5 current spec. and conditions the following table provides an over view of the measurement conditions. table 13 i dd measurement conditions parameter symbol idle current, single or last dimm l0 state, idle (0 bw) primary channel enabled, secondary channel disabled cke high. command and address lines stable. dram clock active i cc_idle_0 i dd_idle_0 idle current, first dimm l0 state, idle (0 bw) primary and secondary channels enabled. cke high. command and address lines stable. dram clock active i cc_idle_1 i dd_idle_1 active power l0 state 50% dram bw, 67% read, 33% write. primary and secondary channels enabled. dram clock active, cke high. i cc_active_1 i dd_active_1 active power, data pass through l0 state 50% dram bw to downstream dimm, 67% read, 33% write. primary and secondary channels enabled. cke high. command and address lines stable. dram clock active. i cc_active_2 i dd_active_2 training primary and secondary channels enabled. 100% toggle on all channels lanes. drams idle (0 bw). cke high. command and address lines stable. dram clock active. i cc_training i dd_training ibist over all ibist modes dram idle (0 bw) primary channel enabled secondary channel enabled cke high. command and address lines stable dram clock active i cc_ibist i dd_ibist
internet data sheet rev. 1.1, 2006-11 20 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b notes 1. primary channel drive strength at 100 % with de-emphasis at -6.5 db 2. secondary channel drive strength at 60 % with de-emphasis at -3 db when enabled. 3. address and data fields provide a 50 % toggle rate on dram data and link lanes. 4. burst length = 4. 5. 10 lanes southbound and 14 lanes northbound are enabled and active (12 lanes nb if non-ecc dimm). 6. modeled with 27 ? termination for command, address, and clocks, and 47 ? termination for control. 7. termination is referenced to v tt =v dd /2. membist over all membist modes >50% dra m bw (as dictated by the amb) primary channel enabled secondary channel enabled cke high. command and address lines stable dram clock active i cc_membist i dd_membist electrical idle dram idle (0 bw) primary channel disabled secondary channel disabled cke low. command and address lines floated dram clock active, odt and cke driven low i cc_ei i dd_ei parameter symbol
internet data sheet rev. 1.1, 2006-11 21 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b table 14 i cc / i dd specification for pc2-5300f product type hys72t64400hfn-3s-b hys72t128420hfn-3s-b HYS72T256420HFN-3S-B unit note speed grade pc2-5300f pc2-5300f pc2-5300f symbol max. max. max. icc_idle_0 2.02 2.08 2.04 a pcc_idle_0 3.07 3.16 3.09 w idd_idle_0 0.76 1.1 2.07 a pdd_idle_0 1.34 1.94 3.65 w itot_idle_0 2.85 3.2 4.13 a ptot_idle_0 4.47 5.12 6.76 w icc_idle_1 2.61 2.7 2.64 a pcc_idle_1 3.92 4.05 3.96 w idd_idle_1 0.76 1.09 1.96 a pdd_idle_1 1.34 1.93 3.45 w itot_idle_1 3.44 3.83 4.62 a ptot_idle_1 5.32 6.01 7.42 w icc_active_1 2.78 2.86 2.82 a pcc_active_1 4.16 4.28 4.22 w idd_active_1 1.8 2.19 3.84 a pdd_active_1 3.17 3.85 6.71 w itot_active_1 4.63 5.05 6.69 a ptot_active_1 7.37 8.13 10.96 w icc_active_2 2.67 2.66 2.77 a pcc_active_2 43.984.16w idd_active_2 0.64 0.64 1.8 a pdd_active_2 1.13 1.13 3.17 w itot_active_2 3.41 3.37 4.65 a ptot_active_2 5.22 5.17 7.39 w icc_ibist 3.61 3.74 3.65 a pcc_ibist 5.37 5.55 5.43 w idd_ibist 0.62 0.93 1.78 a pdd_ibist 1.09 1.65 3.15 w itot_ibist 4.3 4.72 5.45 a
internet data sheet rev. 1.1, 2006-11 22 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b ptot_ibist 6.53 7.24 8.58 w icc_training 3.28 3.39 3.33 a pcc_training 4.9 5.06 4.96 w idd_trainig 0.62 0.93 1.78 a pdd_training 1.09 1.65 3.15 w itot_trainig 3.98 4.38 5.13 a ptot_training 6.07 6.75 8.12 w icc_ei 1.46 1.52 1.48 a pcc_ei 2.22 2.3 2.25 w idd_ei 0.12 0.14 0.22 a pdd_ei 0.21 0.25 0.39 w itot_ei 1.62 1.72 1.83 a ptot_ei 2.47 2.61 2.75 w icc_membist 2.84 2.92 2.91 a pcc_membist 4.25 4.37 4.35 w idd_membist 2.26 2.58 4.23 a pdd_membist 3.99 4.54 7.4 w itot_membist 5.18 5.51 7.17 a ptot_membist 8.31 8.92 11.77 w product type hys72t64400hfn-3s-b hys72t128420hfn-3s-b HYS72T256420HFN-3S-B unit note speed grade pc2-5300f pc2-5300f pc2-5300f symbol max. max. max.
internet data sheet rev. 1.1, 2006-11 23 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b table 15 i cc / i dd specification for pc2-4200f product type hys72t64400hfn-3.7-b hys72t128420hfn-3.7-b hys72t256420hfn-3.7-b unit note speed grade pc2-4200f pc2-4200f pc2-4200f symbol max. max. max. icc_idle_0 1.72 1.77 1.74 a pcc_idle_0 2.61 2.69 2.65 w idd_idle_0 0.72 1.02 1.93 a pdd_idle_0 1.27 1.81 3.4 w itot_idle_0 2.48 2.81 3.69 a ptot_idle_0 3.92 4.51 6.06 w icc_idle_1 2.24 2.3 2.27 a pcc_idle_1 3.37 3.47 3.42 w idd_idle_1 0.72 1.01 1.9 a pdd_idle_1 1.27 1.79 3.35 w itot_idle_1 3.03 3.33 4.21 a ptot_idle_1 4.71 5.27 6.8 w icc_active_1 2.4 2.47 2.45 a pcc_active_1 3.6 3.71 3.68 w idd_active_1 1.83 2.19 3.96 a pdd_active_1 3.23 3.86 6.92 w itot_active_1 4.27 4.67 6.41 a ptot_active_1 6.88 7.57 10.6 w icc_active_2 2.28 2.28 2.39 a pcc_active_2 3.44 3.44 3.59 w idd_active_2 0.6 0.6 1.84 a pdd_active_2 1.05 1.05 3.24 w itot_active_2 2.94 2.96 4.26 a ptot_active_2 4.55 4.57 6.86 w icc_ibist 3.07 3.17 3.12 a pcc_ibist 4.6 4.74 4.67 w idd_ibist 0.57 0.85 1.64 a pdd_ibist 1.02 1.51 2.89 w itot_ibist 3.72 4.04 4.78 a
internet data sheet rev. 1.1, 2006-11 24 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b ptot_ibist 5.68 6.26 7.58 w icc_training 2.81 2.89 2.85 a pcc_training 4.21 4.34 4.28 w idd_trainig 0.57 0.85 1.64 a pdd_training 1.02 1.51 2.89 w itot_trainig 3.46 3.76 4.52 a ptot_training 5.3 5.86 7.19 w icc_ei 1.21 1.25 1.23 a pcc_ei 1.85 1.91 1.87 w idd_ei 0.11 0.14 0.23 a pdd_ei 0.19 0.24 0.41 w itot_ei 1.37 1.45 1.59 a ptot_ei 2.08 2.21 2.39 w icc_membist 2.43 2.5 2.5 a pcc_membist 3.65 3.76 3.76 w idd_membist 2.19 2.54 4.03 a pdd_membist 3.87 4.47 7.05 w itot_membist 4.7 5.05 6.54 a ptot_membist 7.59 8.24 10.82 w product type hys72t64400hfn-3.7-b hys72t128420hfn-3.7-b hys72t256420hfn-3.7-b unit note speed grade pc2-4200f pc2-4200f pc2-4200f symbol max. max. max.
internet data sheet rev. 1.1, 2006-11 25 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 6 spd codes this chapter lists all hexadecimal byte values stored in the eeprom of the products described in this data sheet. spd stands for serial presence detect. all values with xx in the table are module specific bytes which are defined during production. list of spd code tables ? table 16 ?pc2?5300f?555? on page 25 ? table 17 ?pc2?4200f?444? on page 30 table 16 pc2?5300f?555 product type hys72t64400hfn?3s?b hys72t128420hfn?3s?b hys72t256420hfn?3s?b organization 512mb 1 gbyte 2 gbyte 72 72 72 1 rank ( 8) 2 ranks ( 8) 2 ranks ( 4) label code pc2?5300f?555 pc2?5300f?555 pc2?5300f?555 jedec spd revision rev. 1.1 rev. 1.1 rev. 1.1 byte# description hex hex hex 0 spd size crc / total / used 92 92 92 1 spd revision 11 11 11 2 key byte / dram device type 09 09 09 3 voltage level of this assembly 12 12 12 4 sdram addressing 44 44 48 5 module physical attributes 23 23 23 6 module type 07 07 07 7 module organization 09 11 10 8 fine timebase (ftb) dividend and divisor 00 00 00 9 medium timebase (mtb) dividend 01 01 01 10 medium timebase (mtb) divisor 04 04 04 11 t ck.min (min. sdram cycle time) 0c 0c 0c 12 t ck.max (max. sdram cycle time) 20 20 20 13 cas latencies supported 33 33 33
internet data sheet rev. 1.1, 2006-11 26 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 14 t cas.min (min. cas latency time) 3c 3c 3c 15 write recovery values supported (wr) 42 42 42 16 t wr.min (write recovery time) 3c 3c 3c 17 write latency times supported 72 72 72 18 additive latency times supported 50 50 50 19 t rcd.min (min. ras# to cas# delay) 3c 3c 3c 20 t rrd.min (min. row active to row active delay) 1e 1e 1e 21 t rp.min (min. row precharge time) 3c 3c 3c 22 t ras and t rc extension 000000 23 t ras.min (min. active to precharge time) b4 b4 b4 24 t rc.min (min. active to active / refresh time) f0 f0 f0 25 t rfc.min lsb (min. refresh recovery time delay) a4 a4 a4 26 t rfc.min msb (min. refresh recovery time delay) 01 01 01 27 t wtr.min (min. internal write to read cmd delay) 1e 1e 1e 28 t rtp.min (min. internal read to precharge cmd delay) 1e 1e 1e 29 burst lengths supported 03 03 03 30 terminations supported 07 07 07 31 drive strength supported 01 01 01 32 t refi (avg. sdram refresh period) c2 c2 c2 33 t case.max delta / ? t 4r4w delta 505050 34 psi(t-a) dram 7a 7a 7a 35 ? t 0 (dt0) dram 484848 36 ? t 2q (dt2q) dram 2e2e2e 37 ? t 2p (dt2p) dram 363636 38 ? t 3n (dt3n) dram 27 27 27 39 ? t 4r (dt4r) / ? t 4r4w sign (dt4r4w) dram 4c 4c 4c product type hys72t64400hfn?3s?b hys72t128420hfn?3s?b hys72t256420hfn?3s?b organization 512mb 1 gbyte 2 gbyte 72 72 72 1 rank ( 8) 2 ranks ( 8) 2 ranks ( 4) label code pc2?5300f?555 pc2?5300f?555 pc2?5300f?555 jedec spd revision rev. 1.1 rev. 1.1 rev. 1.1 byte# description hex hex hex
internet data sheet rev. 1.1, 2006-11 27 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 40 ? t 5b (dt5b) dram 202020 41 ? t 7 (dt7) dram 232323 42 - 78 not used 00 00 00 79 fbdimm odt values 01 22 22 80 not used 00 00 00 81 channel protocols supported lsb 02 02 02 82 channel protocols supported msb 00 00 00 83 back-to-back access turnaround time 10 10 10 84 amb read access delay for ddr2-800 56 56 58 85 amb read access delay for ddr2-667 40 40 42 86 amb read access delay for ddr2-533 36 36 38 87 psi(t-a) amb 30 30 30 88 ? t idle_0 (dt idle_0) amb 60606a 89 ? t idle_1 (dt idle_1) amb 7a7a84 90 ? t idle_2 (dt idle_2) amb 6e6e6e 91 ? t active_1 (dt active_1) amb a1 a1 af 92 ? t active_2 (dt active_2) amb 7f 7f 8b 93 ? t l0s (dt l0s) amb 000000 94 - 97 not used 00 00 00 98 amb junction temperature maximum ( t jmax )000000 99 category byte 0a 0a 0a 100 not used 00 00 00 101 amb personality bytes: pr e-initialization (1) 80 80 80 102 amb personality bytes: pr e-initialization (2) 20 20 20 103 amb personality bytes: pr e-initialization (3) 00 00 00 104 amb personality bytes: pr e-initialization (4) 44 44 44 product type hys72t64400hfn?3s?b hys72t128420hfn?3s?b hys72t256420hfn?3s?b organization 512mb 1 gbyte 2 gbyte 72 72 72 1 rank ( 8) 2 ranks ( 8) 2 ranks ( 4) label code pc2?5300f?555 pc2?5300f?555 pc2?5300f?555 jedec spd revision rev. 1.1 rev. 1.1 rev. 1.1 byte# description hex hex hex
internet data sheet rev. 1.1, 2006-11 28 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 105 amb personality bytes: pr e-initialization (5) 04 04 04 106 amb personality bytes: pr e-initialization (6) 80 80 80 107 amb personality bytes: post-initialization (1) 48 48 48 108 amb personality bytes: post-initialization (2) 53 53 53 109 amb personality bytes: post-initialization (3) b3 b3 b1 110 amb personality bytes: post-initialization (4) 43 43 43 111 amb personality bytes: post-initialization (5) 65 65 65 112 amb personality bytes: post-initialization (6) 4c 4c 4c 113 amb personality bytes: post-initialization (7) 00 00 00 114 amb personality bytes: post-initialization (8) 10 10 10 115 amb manufacturers jedec id code lsb 80 80 80 116 amb manufacturers jedec id code msb 89 89 89 117 dimm manufacturers jedec id code lsb 85 85 85 118 dimm manufacturers jedec id code msb 51 51 51 119 module manufacturing location xx xx xx 120 module manufacturing date year xx xx xx 121 module manufacturing date week xx xx xx 122 - 125 module serial number xx xx xx 126 cyclical redundancy code lsb 20 1c ea 127 cyclical redundancy code msb 42 4a cb 128 module product type, char #1 37 37 37 129 module product type, char #2 32 32 32 130 module product type, char #3 54 54 54 131 module product type, char #4 36 31 32 132 module product type, char #5 34 32 35 product type hys72t64400hfn?3s?b hys72t128420hfn?3s?b hys72t256420hfn?3s?b organization 512mb 1 gbyte 2 gbyte 72 72 72 1 rank ( 8) 2 ranks ( 8) 2 ranks ( 4) label code pc2?5300f?555 pc2?5300f?555 pc2?5300f?555 jedec spd revision rev. 1.1 rev. 1.1 rev. 1.1 byte# description hex hex hex
internet data sheet rev. 1.1, 2006-11 29 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 133 module product type, char #6 34 38 36 134 module product type, char #7 30 34 34 135 module product type, char #8 30 32 32 136 module product type, char #9 48 30 30 137 module product type, char #10 46 48 48 138 module product type, char #11 4e 46 46 139 module product type, char #12 33 4e 4e 140 module product type, char #13 53 33 33 141 module product type, char #14 42 53 53 142 module product type, char #15 20 42 42 143 module product type, char #16 20 20 20 144 module product type, char #17 20 20 20 145 module product type, char #18 20 20 20 146 module revision code 9x 9x 9x 147 test program revision code xx xx xx 148 dram manufacturers jedec id code lsb 85 85 85 149 dram manufacturers jedec id code msb 51 51 51 150 informal amb content revision tag (msb) 01 01 01 151 informal amb content revision tag (lsb) 09 09 09 152 - 175 not used 00 00 00 176 - 255 blank for customer use ff ff ff product type hys72t64400hfn?3s?b hys72t128420hfn?3s?b hys72t256420hfn?3s?b organization 512mb 1 gbyte 2 gbyte 72 72 72 1 rank ( 8) 2 ranks ( 8) 2 ranks ( 4) label code pc2?5300f?555 pc2?5300f?555 pc2?5300f?555 jedec spd revision rev. 1.1 rev. 1.1 rev. 1.1 byte# description hex hex hex
internet data sheet rev. 1.1, 2006-11 30 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b table 17 pc2?4200f?444 product type hys72t64400hfn?3.7?b hys72t128420hfn?3.7?b hys72t256420hfn?3.7?b organization 512mb 1 gbyte 2 gbyte 72 72 72 1 rank ( 8) 2 ranks ( 8) 2 ranks ( 4) label code pc2?4200f?444 pc2?4200f?444 pc2?4200f?444 jedec spd revision rev. 1.1 rev. 1.1 rev. 1.1 byte# description hex hex hex 0 spd size crc / total / used 92 92 92 1 spd revision 11 11 11 2 key byte / dram device type 09 09 09 3 voltage level of this assembly 12 12 12 4 sdram addressing 44 44 48 5 module physical attributes 23 23 23 6 module type 07 07 07 7 module organization 09 11 10 8 fine timebase (ftb) dividend and divisor 00 00 00 9 medium timebase (mtb) dividend 01 01 01 10 medium timebase (mtb) divisor 04 04 04 11 t ck.min (min. sdram cycle time) 0f 0f 0f 12 t ck.max (max. sdram cycle time) 20 20 20 13 cas latencies supported 33 33 33 14 t cas.min (min. cas latency time) 3c 3c 3c 15 write recovery values supported (wr) 32 32 32 16 t wr.min (write recovery time) 3c 3c 3c 17 write latency times supported 72 72 72 18 additive latency times supported 50 50 50 19 t rcd.min (min. ras# to cas# delay) 3c 3c 3c 20 t rrd.min (min. row active to row active delay) 1e 1e 1e 21 t rp.min (min. row precharge time) 3c 3c 3c 22 t ras and t rc extension 000000
internet data sheet rev. 1.1, 2006-11 31 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 23 t ras.min (min. active to precharge time) b4 b4 b4 24 t rc.min (min. active to active / refresh time) f0 f0 f0 25 t rfc.min lsb (min. refresh recovery time delay) a4 a4 a4 26 t rfc.min msb (min. refresh recovery time delay) 01 01 01 27 t wtr.min (min. internal write to read cmd delay) 1e 1e 1e 28 t rtp.min (min. internal read to precharge cmd delay) 1e 1e 1e 29 burst lengths supported 03 03 03 30 terminations supported 07 07 07 31 drive strength supported 01 01 01 32 t refi (avg. sdram refresh period) c2 c2 c2 33 t case.max delta / ? t 4r4w delta 505050 34 psi(t-a) dram 7a 7a 7a 35 ? t 0 (dt0) dram 404040 36 ? t 2q (dt2q) dram 292929 37 ? t 2p (dt2p) dram 363636 38 ? t 3n (dt3n) dram 21 21 21 39 ? t 4r (dt4r) / ? t 4r4w sign (dt4r4w) dram 40 40 40 40 ? t 5b (dt5b) dram 1e1e1e 41 ? t 7 (dt7) dram 222222 42 - 78 not used 00 00 00 79 fbdimm odt values 01 22 22 80 not used 00 00 00 81 channel protocols supported lsb 02 02 02 82 channel protocols supported msb 00 00 00 83 back-to-back access turnaround time 10 10 10 84 amb read access delay for ddr2-800 56 56 58 product type hys72t64400hfn?3.7?b hys72t128420hfn?3.7?b hys72t256420hfn?3.7?b organization 512mb 1 gbyte 2 gbyte 72 72 72 1 rank ( 8) 2 ranks ( 8) 2 ranks ( 4) label code pc2?4200f?444 pc2?4200f?444 pc2?4200f?444 jedec spd revision rev. 1.1 rev. 1.1 rev. 1.1 byte# description hex hex hex
internet data sheet rev. 1.1, 2006-11 32 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 85 amb read access delay for ddr2-667 40 40 42 86 amb read access delay for ddr2-533 36 36 38 87 psi(t-a) amb 30 30 30 88 ? t idle_0 (dt idle_0) amb 52525b 89 ? t idle_1 (dt idle_1) amb 666671 90 ? t idle_2 (dt idle_2) amb 606060 91 ? t active_1 (dt active_1) amb 84 84 92 92 ? t active_2 (dt active_2) amb 6a 6a 71 93 ? t l0s (dt l0s) amb 000000 94 - 97 not used 00 00 00 98 amb junction temperature maximum ( t jmax )000000 99 category byte 0a 0a 0a 100 not used 00 00 00 101 amb personality bytes: pr e-initialization (1) 80 80 80 102 amb personality bytes: pr e-initialization (2) 20 20 20 103 amb personality bytes: pr e-initialization (3) 00 00 00 104 amb personality bytes: pr e-initialization (4) 44 44 44 105 amb personality bytes: pr e-initialization (5) 04 04 04 106 amb personality bytes: pr e-initialization (6) 80 80 80 107 amb personality bytes: post-initialization (1) 48 48 48 108 amb personality bytes: post-initialization (2) 53 53 53 109 amb personality bytes: post-initialization (3) b3 b3 b1 110 amb personality bytes: post-initialization (4) 43 43 43 111 amb personality bytes: post-initialization (5) 65 65 65 112 amb personality bytes: post-initialization (6) 4c 4c 4c 113 amb personality bytes: post-initialization (7) 00 00 00 product type hys72t64400hfn?3.7?b hys72t128420hfn?3.7?b hys72t256420hfn?3.7?b organization 512mb 1 gbyte 2 gbyte 72 72 72 1 rank ( 8) 2 ranks ( 8) 2 ranks ( 4) label code pc2?4200f?444 pc2?4200f?444 pc2?4200f?444 jedec spd revision rev. 1.1 rev. 1.1 rev. 1.1 byte# description hex hex hex
internet data sheet rev. 1.1, 2006-11 33 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 114 amb personality bytes: post-initialization (8) 10 10 10 115 amb manufacturers jedec id code lsb 80 80 80 116 amb manufacturers jedec id code msb 89 89 89 117 dimm manufacturers jedec id code lsb 85 85 85 118 dimm manufacturers jedec id code msb 51 51 51 119 module manufacturing location xx xx xx 120 module manufacturing date year xx xx xx 121 module manufacturing date week xx xx xx 122 - 125 module serial number xx xx xx 126 cyclical redundancy code lsb fc c0 f6 127 cyclical redundancy code msb 7c 74 ed 128 module product type, char #1 37 37 37 129 module product type, char #2 32 32 32 130 module product type, char #3 54 54 54 131 module product type, char #4 36 31 32 132 module product type, char #5 34 32 35 133 module product type, char #6 34 38 36 134 module product type, char #7 30 34 34 135 module product type, char #8 30 32 32 136 module product type, char #9 48 30 30 137 module product type, char #10 46 48 48 138 module product type, char #11 4e 46 46 139 module product type, char #12 33 4e 4e 140 module product type, char #13 2e 33 33 141 module product type, char #14 37 2e 2e product type hys72t64400hfn?3.7?b hys72t128420hfn?3.7?b hys72t256420hfn?3.7?b organization 512mb 1 gbyte 2 gbyte 72 72 72 1 rank ( 8) 2 ranks ( 8) 2 ranks ( 4) label code pc2?4200f?444 pc2?4200f?444 pc2?4200f?444 jedec spd revision rev. 1.1 rev. 1.1 rev. 1.1 byte# description hex hex hex
internet data sheet rev. 1.1, 2006-11 34 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 142 module product type, char #15 42 37 37 143 module product type, char #16 20 42 42 144 module product type, char #17 20 20 20 145 module product type, char #18 20 20 20 146 module revision code 7x 7x 7x 147 test program revision code xx xx xx 148 dram manufacturers jedec id code lsb 85 85 85 149 dram manufacturers jedec id code msb 51 51 51 150 informal amb content revision tag (msb) 01 01 01 151 informal amb content revision tag (lsb) 09 09 09 152 - 175 not used 00 00 00 176 - 255 blank for customer use ff ff ff product type hys72t64400hfn?3.7?b hys72t128420hfn?3.7?b hys72t256420hfn?3.7?b organization 512mb 1 gbyte 2 gbyte 72 72 72 1 rank ( 8) 2 ranks ( 8) 2 ranks ( 4) label code pc2?4200f?444 pc2?4200f?444 pc2?4200f?444 jedec spd revision rev. 1.1 rev. 1.1 rev. 1.1 byte# description hex hex hex
data sheet rev. 1.10, 2006-11 35 11182005-jvru-2gj1 hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?a 7 package outline all components are surface mo unted on one or both sides of the pcb and positioned on the pcb to meet the minimum and maximum trace lengths required for ddr2 sdram signals. bypass capacitors for ddr2 sdram devices are located near the device power pins. the amb device in the center of the dimm has a metal heat sink. the fb-dimm mechanical outlines are consist ent with jedec mo-256. table 18 raw card reference 1) thickness includes infineon heat sink. some early produc tion modules with jedec heatspreader may be thicker up to 8.2mm. attention: heat sink heat up during operation. when unplug ging a dimm from a system di rect skin contact should be avoided until the heat sink has reached room temperature. attention: the heat sink is mechanically loaded. do not remove. removal of the clip may cause injuries. attention: any mechanical stress on the heat sink should be avoided. touching the heat sink while plugging or unplugging the module may permanently damage the dimm. jedec raw card infineon pcb dimensions width [mm] height [mm] thickness [mm] notes r/c a l-dim-240-21 figure 4 133.35 30.35 8.2 1) r/c b l-dim-240-22 figure 5 133.35 30.35 8.2 1) r/c h l-dim-240-25 figure 6 133.35 30.35 8.2 1)
data sheet rev. 1.10, 2006-11 36 11182005-jvru-2gj1 hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?a figure 4 package outline l-dim-240-21 with full heat sink notes 1. please contact your sales or marketing representative for more details on package dimensions. 2. general tolerances +/- 0.15 3. drawing according to iso 8015 ! $ e t a i l o f c o n t a c t s " u r r m a x    a l l o w e d      - ) .      ?      ?   " ! # # ?              ?       ?   ?    x " ! ?       ?    ?     ?    ?   ?        ?   ' , $      # ?           ?        - ! 8          ?       ?   ?            ?   ?       ?      "     ?       ?       ?       ?     ?   ?         ?       ?      ?  
data sheet rev. 1.10, 2006-11 37 11182005-jvru-2gj1 hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?a figure 5 package outline l-dim-240-22 with full heat sink notes 1. please contact your sales or marketing representative for more details on package dimensions. 2. general tolerances +/- 0.15 3. drawing according to iso 8015 ! $ e t a i l o f c o n t a c t s      - ) .      ?      ?   " ! # # ?              ?       ?   ?    x " ! ?       ?    ?     ?    ?   ?        ?   # ?               ?   ?        - ! 8          ?       ?   ?            ?   ?       ?      "     ?       ?       ?       ?       ?     ?   ?        ?  
data sheet rev. 1.10, 2006-11 38 11182005-jvru-2gj1 hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?a figure 6 package outline l-dim-240-25 with full heat sink notes 1. please contact your sales or marketing representative for more details on package dimensions. 2. general tolerances +/- 0.15 3. drawing according to iso 8015 ! $ e t a i l o f c o n t a c t s " u r r m a x    a l l o w e d      - ) .      ?      ?   " ! # # ?              ?       ?   ?    x " !      ?       ?    ?     ?    ?   ?   "      ?   ' , $      ?               ?   ?           ?       ?       ?       ?   ?               ?   ?   ?       ?          ?        - ! 8  # ?   ?        ?     ?  
internet data sheet rev. 1.1, 2006-11 39 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 8 ddr2 nomenclature table 19 nomenclature fields and examples table 20 ddr2 dimm nomenclature example for field number 1234567891011 micro-dimm hys 64 t 64128 0 2 0 k m ?5 ?a ddr2 dram hyb 18 t 5121g 16 0 a c ?5 field description values coding 1 qimonda module prefix hys constant 2 module data width [bit] 64 non-ecc 72 ecc 3 dram technology t ddr2 4 memory density per i/o [mbit]; module density 1) 32 256 mbyte 64 512 mbyte 128 1 gbyte 256 2 gbyte 512 4 gbyte 5 raw card generation 0 .. 9 look up table 6 number of module ranks 0, 2, 4 1, 2, 4 7 product variations 0 .. 9 look up table 8 package, lead-free status a .. z look up table 9 module type d so- d imm m m icro-dimm r r egistered u u nbuffered f f ully buffered 10 speed grade ?2.5 pc2?6400 6?6?6 ?3 pc2?5300 4?4?4 ?3s pc2?5300 5?5?5 ?3.7 pc2?4200 4?4?4 ?5 pc2?3200 3?3?3
internet data sheet rev. 1.1, 2006-11 40 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b table 21 ddr2 dram nomenclature 11 die revision ?a first ?b second 1) multiplying ?memory density per i/o? with ?module data width? and dividing by 8 for non-ecc and 9 for ecc modules gives the o verall module memory density in mbytes as listed in column ?coding?. field description values coding 1 qimonda component prefix hyb constant 2 interface voltage [v] 18 sstl_18 3 dram technology t ddr2 4 component density [mbit] 256 256 mbit 512 512 mbit 1g 1 gbit 2g 2 gbit 5+6 number of i/os 40 4 80 8 16 16 7 product variations 0 .. 9 look up table 8 die revision a first b second 9 package, lead-free status c fbga, lead-containing f fbga, lead-free 10 speed grade ?2.5 ddr2-800 6-6-6 ?3 ddr2-667 4-4-4 ?3s ddr2-667 5-5-5 ?3.7 ddr2-533 4-4-4 ?5 ddr2-400 3-3-3 field description values coding
internet data sheet rev. 1.1, 2006-11 41 09142006-87tl-4slw hys72t[64/128/256]4[00/20]hfn?[3s/3.7]?b 1 overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 1.1 features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 1.2 description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 2 pin configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 3 basic functionality . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 3.1 advanced memory buffer functionality . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 3.2 interfaces . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 3.3 high-speed differential point-to-point link (at 1.5 v) interf aces . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 3.3.1 ddr2 channel . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 3.3.2 smbus slave interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 3.3.3 channel latency . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 3.3.4 peak theoretical channel throughput . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 3.4 hot-add . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 3.5 hot-remove . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 3.6 hot-replace . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 4 electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 4.1 operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 5 current spec. and conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 9 6 spd codes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 7 package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 8 ddr2 nomenclature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 table of contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 table of contents
edition 2006-11 published by qimonda ag gustav-heinemann-ring 212 d-81739 mnchen, germany ? qimonda ag 2006. all rights reserved. legal disclaimer the information given in this internet data sheet shall in no ev ent be regarded as a guarantee of conditions or characteristics (?beschaffenheitsgarantie?). with respect to any examples or hi nts given herein, any typical values stated herein and/or any information regarding the application of the device, qimonda hereby disclaims any and all warranties and liabilities of any kin d, including without limitation warranties of non-infringem ent of intellectual property rights of any third party. information for further information on technology, delivery terms and conditio ns and prices please contact your nearest qimonda office. warnings due to technical requirements components may contain dangerous substances. for information on the types in question please contact your nearest qimonda office. qimonda components may only be used in life-support devices or systems with the express writte n approval of qimonda, if a failure of such components can reasonably be expected to cause the failure of that life-support devi ce or system, or to affect the safety or effectiveness of that device or system. life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. if they fail, it is re asonable to assume that the he alth of the user or other persons may be endangered. www.qimonda.com internet data sheet


▲Up To Search▲   

 
Price & Availability of HYS72T256420HFN-3S-B

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X